E t h e r n e t M o d u l e

Station Address Register 1

Address: FF80 0440

31

30

29

28

27

26

25

24

23

22

21

20

19

18

17

16

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

15

14

13

12

11

10

9

8

7

6

5

4

3

2

1

0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OCTET1

 

 

 

 

 

 

OCTET2

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Bits

Access

Mnemonic

Reset

Description

 

 

 

 

 

D31:16

N/A

Reserved

N/A

N/A

 

 

 

 

 

D15:08

R/W

OCTET1

’h00

Station address octet 1

 

 

 

 

Holds the first octet of the station address (bits

 

 

 

 

47:40).

 

 

 

 

 

D07:00

R/W

OCTET2

’h00

Station address octet 2

 

 

 

 

Holds the second octet of the station address (bits

 

 

 

 

39:32).

 

 

 

 

 

Table 77: Station Address Register 1 bit definition

Station Address Register 2

Address: FF80 0444

31

30

29

28

27

26

25

24

23

22

21

20

19

18

17

16

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

15

14

13

12

11

10

9

8

7

6

5

4

3

2

1

0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OCTET3

 

 

 

 

 

 

OCTET4

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Bits

Access Mnemonic Reset Description

 

 

D31:16 N/A Reserved N/A N/A

Table 78: Station Address Register 2 bit definition

w w w . d i g i . c o m

1 9 9

Page 213
Image 213
Digi NS7520 manual Station Address Register 1 bit definition, Station Address Register 2 bit definition