S Y S M o d u l e

1.5V

 

 

 

 

 

A0

The NS7520 address

 

 

A1

 

 

 

bus has internal

 

 

A2

pullups.

 

 

A3

 

 

 

 

 

2.7K pulldown

 

 

A4

resistors can be

 

 

 

 

 

connected to the

 

 

A5

address lines to

 

 

A6

configure the PLL

 

 

settings at bootup.

 

 

A7

 

 

 

 

 

 

 

 

 

 

A8

 

 

3.3V

 

10 K

 

 

 

 

Tie high to use the

 

 

 

 

 

JTAG debugger.

 

 

 

 

Connect to ground to

 

 

 

 

 

 

 

 

use boundary scan

 

 

 

 

testing.

 

 

 

 

 

 

 

 

 

 

 

 

 

MAX811 or other

 

 

 

 

 

power-on reset

 

 

 

 

 

 

 

 

circuit

 

 

 

 

XTALA1 (K14) XTALA2 (K12)

PLLVDD (L15) PLLVSS (L12)

ND

FS

IS

PLLTST (N15)

BISTEN (M15)

SCANEN (L13)

RESET* (A10)

BCLK

FXTAL

Figure 5: PLL mode hardware configuration

w w w . d i g i . c o m

5 3

Page 67
Image 67
Digi NS7520 manual PLL mode hardware configuration