E l e c t r i c a l C h a r a c t e r i s t i c s

SRAM write

CS controlled write (internal and external), (wait = 2)

 

T1

TW

BCLK

 

 

TA* (Note-4)

 

 

TEA* (Note-4)

 

 

TA* (input)

 

 

 

6

 

A[27:0]

 

 

 

36

 

BE[3:0]*

Note-2

 

 

 

27

CS[4:0]*

 

 

 

 

9

write D[31:0]

 

 

 

 

29

Sync WE*

 

 

 

 

19

CS0WE*

 

 

 

12

 

RW*

 

 

TW

T2

Note-1

T1

 

30

30

 

 

31

31

 

 

14

15

 

 

 

 

 

 

36

 

 

 

27

 

 

 

13

 

 

 

29

 

 

 

19

 

Notes:

1If the next transfer is DMA, null periods between memory transfers can occur. Thirteen clock pulses are required for DMA context switching.

2Port size determines which byte enable signals are active:

8-bit port = BE3*

16-bit port = BE[3:0]

32-bit port = BE[3:0]

3The TW cycles are present when the WAIT field is set to 2 or more.

4The TA* and TEA*/LAST signals are for reference only.

w w w . d i g i . c o m

2 7 5

Page 289
Image 289
Digi NS7520 manual Sram write, CS controlled write internal and external, wait =