T i m i n g D i a g r a m s

SRAM read

CS* controlled read (wait = 2)

 

T1

TW

BCLK

 

 

TA* (Note-4)

 

 

TEA* (Note-4)

 

 

TA* (input)

 

 

 

6

 

A[27:0]

 

 

 

36

 

BE[3:0]*

Note-2

 

 

 

27

CS[4:0]*

 

 

read D[31:0]

 

 

 

 

28

Sync OE*

 

 

 

 

18

CS0OE*

 

 

 

12

 

RW*

 

 

TW

T2

Note-1

 

30

30

 

31

31

 

14

15

 

 

 

 

36

 

 

27

 

10

11

 

 

 

 

28

 

 

18

T1

Notes:

1If the next transfer is DMA, null periods between memory transfers can occur. Thirteen clock pulses are required for DMA context switching.

2Port size determines which byte enable signals are active:

8-bit port = BE3*

16-bit port = BE[3:0]

32-bit port = BE[3:0]

3The TW cycles are present when the WAIT field is set to 2 or more.

4The TA* and TEA*/LAST signals are for reference only.

2 7 2

N S 7 5 2 0 H a r d w a r e R e f e r e n c e , R e v . D 0 3 / 2 0 0 6

Page 286
Image 286
Digi NS7520 manual Sram read, CS* controlled read wait =