C8051F340/1/2/3/4/5/6/7

Master

Device 1

NSS GPIO

MISO MISO

MOSI MOSI

SCK SCK

GPIO NSS

Master

Device 2

Figure 20.2. Multiple-Master Mode Connection Diagram

Master Device

MISO MISO

MOSI MOSI

SCK SCK

Slave

Device

Figure 20.3. 3-Wire Single Master and Slave Mode Connection Diagram

Master MISO

Device

MOSI

 

 

SCK

GPIO

NSS

 

 

 

MISO Slave

MOSI Device

SCK

NSS

MISO Slave MOSI Device

SCK

NSS

Figure 20.4. 4-Wire Single Master Mode and Slave Mode Connection Diagram

232

Rev. 0.5

Page 232
Image 232
Silicon Laboratories C8051F347, C8051F346, C8051F341, C8051F343, C8051F340, C8051F344 Multiple-Master Mode Connection Diagram