
C8051F340/1/2/3/4/5/6/7
Table 13.1. AC Parameters for External Memory Interface
Parameter | Description | Min* | Max* | Units |
|
|
|
|
|
TACS | Address / Control Setup Time | 0 | 3 x TSYSCLK | ns |
TACW | Address / Control Pulse Width | 1 x TSYSCLK | 16 x TSYSCLK | ns |
TACH | Address / Control Hold Time | 0 | 3 x TSYSCLK | ns |
TALEH | Address Latch Enable High Time | 1 x TSYSCLK | 4 x TSYSCLK | ns |
TALEL | Address Latch Enable Low Time | 1 x TSYSCLK | 4 x TSYSCLK | ns |
TWDS | Write Data Setup Time | 1 x TSYSCLK | 19 x TSYSCLK | ns |
TWDH | Write Data Hold Time | 0 | 3 x TSYSCLK | ns |
TRDS | Read Data Setup Time | 20 |
| ns |
TRDH | Read Data Hold Time | 0 |
| ns |
*Note: TSYSCLK is equal to one period of the device system clock (SYSCLK).
Rev. 0.5 | 133 |