C8051F340/1/2/3/4/5/6/7
S
SLA
W A
Data Byte
A
Data Byte
A
P
Interrupt |
| Interrupt |
|
|
|
Received by SMBus
Interface
Transmitted by
SMBus Interface
Interrupt |
| Interrupt |
|
|
|
S = START
P = STOP
A = ACK
W = WRITE
SLA = Slave Address
Figure 17.5. Typical Master Transmitter Sequence
Rev. 0.5 | 205 |