Xilinx 8.2i manual PowerdownPin, ProgPin, ReadBack, Security

Models: 8.2i

1 422
Download 422 pages 26.35 Kb
Page 271
Image 271

R

BitGen Options

PowerdownPin

Puts the pin into “sleep” mode by specifying whether or not the internal pullup on the pin is enabled.

Architectures:

Virtex-II, Virtex-II Pro, Virtex-4,

Settings:

Pullup, Pullnone

Default:

Pullup

ProgPin

Adds an internal pull-up to the ProgPin pin. The Pullnone setting -disables the pullup. The pull-up affects the pin after configuration.

Architectures:

Virtex, Virtex-E, Virtex-II, Virtex-II Pro, Virtex-4,

 

Spartan-II, Spartan-IIE, Spartan-3, Spartan-3E

Settings:

Pullup, Pullnone

Default:

Pullup

ReadBack

This option allows you to perform the Readback function by creating the necessary readback files.

Architectures:

Virtex, Virtex-E, Virtex-II, Virtex-II Pro, Virtex-4,

 

Spartan-II, Spartan-IIE, Spartan-3, and Spartan-

 

3E

When specifying the –g Readback option, the .rbb, .rbd, and .msd files are created.

If the –b option is used in conjunction with the –g Readback option, an ASCII readback command file (file_name.rba) is also generated.

Security

Selecting Level1 disables Readback. Selecting Level2 disables Readback and Partial

Reconfiguration.

Architectures:

Virtex, Virtex-E, Virtex-II, Virtex-II Pro, Virtex-4,

 

Spartan-II, Spartan-IIE, Spartan-3, Spartan-3E

Settings:

None, Level1, Level2

Default:

None

Development System Reference Guide

www.xilinx.com

271

Page 271
Image 271
Xilinx 8.2i manual PowerdownPin, ProgPin, ReadBack, Security

8.2i specifications

Xilinx 8.2i is a significant version of the Xilinx ISE (Integrated Software Environment) that emerged in the early 2000s, marking an important milestone in the world of FPGA (Field-Programmable Gate Array) development. This version introduced a slew of advanced features, technologies, and characteristics that made it an indispensable tool for engineers and developers in designing, simulating, and implementing digital circuits.

One of the standout features of Xilinx 8.2i is its enhanced design entry capabilities. This version supports multiple design entry methods, including schematic entry, VHDL, and Verilog HDL, giving engineers the flexibility to choose their preferred approach. The integrated environment provides user-friendly graphical interfaces, making it accessible for both novice and experienced users.

Xilinx 8.2i's synthesis tools have been improved to enable more efficient design compilation and optimization. The new algorithms used in this version facilitate faster synthesis times while reducing power consumption and improving performance. Furthermore, it features support for advanced FPGA architectures, which allows for the implementation of more complex designs with greater efficiency.

The implementation tools in Xilinx 8.2i include advanced place and route capabilities, utilizing state-of-the-art algorithms for optimized resource usage. These tools enable designers to make better use of FPGA resources, ensuring that designs fit within the constraints of the target device while maximizing performance.

Another key characteristic of Xilinx 8.2i is its extensive support for various Xilinx devices such as the Spartan, Virtex, and CoolRunner series. This compatibility ensures that developers can leverage the powerful features of these FPGA families, including high-speed transceivers and DSP slices.

Xilinx 8.2i also places a strong emphasis on simulation and verification. The version integrates with various simulation tools, allowing for thorough testing of the designs before implementation. This reduces the risk of errors and ensures that the final product meets specifications.

In addition, this version includes support for design constraints, enabling engineers to specify timing, area, and other critical design parameters. By accommodating constraints, Xilinx 8.2i helps in achieving reliable and efficient designs tailored to project needs.

In summary, Xilinx 8.2i is a robust software development tool that enhances the design process for FPGAs. Its comprehensive features, including multiple design entry options, advanced synthesis and implementation tools, extensive device support, and strong simulation capabilities, make it a valuable resource for engineers and developers striving for innovation in digital design.