Xilinx 8.2i manual ActivateGCLK, ActiveReconfig, Binary, CclkPin

Models: 8.2i

1 422
Download 422 pages 26.35 Kb
Page 262
Image 262

Chapter 14: BitGen

R

ActivateGCLK

Allows any partial bitstream for a reconfigurable area to have its registered elements wired to the correct clock domain. Clock domains must be minimally defined in the NCD.

Architectures:

Virtex, Virtex-E, Virtex-II, Virtex-II Pro, Virtex-4,

 

Spartan-II, Spartan-IIE, Spartan-3, Spartan-3E

Settings:

No, Yes

Default:

No

ActiveReconfig

Prevents the assertions of GHIGH and GSR during configuration. This is required for the active partial reconfiguration enhancement features.

Architectures:

Virtex, Virtex-E, Virtex-II, Virtex-II Pro, Virtex-4,

 

Spartan-II, Spartan-IIE, Spartan-3, Spartan-3E

Settings:

No, Yes

Default:

No

Binary

Creates a binary file with programming data only. Use this option to extract and view programming data. Any changes to the header will not affect the extraction process.

Architectures:

Virtex, Virtex-E, Virtex-II, Virtex-II Pro, Spartan-

 

II, Spartan-IIE, Spartan-3, Spartan-3E

Settings:

No, Yes

Default:

No

CclkPin

Adds an internal pull-up to the Cclk pin. The Pullnone setting disables the pullup.

Architectures:

Virtex, Virtex-E, Virtex-II, Virtex-II Pro, Spartan-

 

II, Spartan-IIE, Spartan-3, Spartan-3E

Settings:

Pullnone, Pullup

Default:

Pullup

262

www.xilinx.com

Development System Reference Guide

Page 262
Image 262
Xilinx 8.2i manual ActivateGCLK, ActiveReconfig, Binary, CclkPin