Core Interfaces

R

functionality. For more information, see Chapter 3, “Generating and Customizing the Core.”

GMII gmii_txd[7:0] gmii_tx_en gmii_tx_er

RocketIO Interface

mgt_rx_reset mgt_tx_reset

MDIO

gmii_rxd[7:0] gmii_rx_dv gmii_rx_er

gmii_isolate

mdc mdio_in mdio_out mdio_tri

phyad[4:0]

userclk userclk2 dcm_locked

rxbufstatus[1:0]

rxchariscomma rxcharisk

rxclkcorcnt[2:0]

rxdata[7:0] rxdisperr rxnotintable

rxrundisp txbuferr

powerdown txchardispmode txchardispval

reset gtx_clk

Auto_Negotiation

an_interrupt link_timer_value[8:0]

txcharisk txdata enablealign

signal_detect

status_vector[4:0]

Figure 2-3:Component Pinout Using RocketIO Transceiver

with PCS Management Registers

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1

www.xilinx.com

27

UG155 March 24, 2008

Page 27
Image 27
Xilinx 1000BASE-X manual Core Interfaces