R

Chapter 7: 1000BASE-X with RocketIO Transceivers

brefclkp

 

Virtex-4

 

 

GT11CLK_MGT

 

(250 MHz)

 

 

 

IPAD

 

MGTCLKP

 

 

 

 

 

 

 

IPAD

 

 

MGTCLKN

 

 

 

 

brefclkn

 

 

 

 

 

(250 MHz)

 

 

 

BUFG

 

SYNCLK1OUT

synclk1

 

 

 

 

userclk2 (125MHz)

BUFG

dclk

component_name_block (Block Level from example design)

Ethernet 1000BASE-X

PCS/PMA or SGMII

LogiCORE

userclk

userclk2

rxchariscomma

rxbufstatus[1:0]

rxcharisk

rxclkcorcnt[2:0]

rxdata[7:0]

rxrundisp

rxdisperr

powerdown

txchardispmode

txchardispval

txcharisk

txdata[7:0]

enablealign

'0'

'0'

LOGIC

SHIM

Virtex-4

GT11

RocketIO

(used)

REFCLK1

TXOUTCLK1

TXUSRCLK

TXUSRCLK2

RXUSRCLK

RXUSRCLK2

RXCHARISCOMMA RXBUFERR RXCHARISK

RXSTATUS[5:0]

RXDATA[7:0]

RXRUNDISP

RXDISPERR

POWERDOWN

TXCHARDISPMODE

TXCHARDISPVAL

TXCHARISK

TXDATA[7:0]

ENPCOMMAALIGN ENMCOMMAALIGN

DCLK

Cal Block v1.4.1

signal_detect

'1'

DCLK RX_SIGNAL_DETECT TX_SIGNAL_DETECT

Figure 7-2:1000BASE-X Connection to Virtex-4 MGT

82

www.xilinx.com

Ethernet 1000BASE-X PCS/PMA or SGMII v9.1

 

 

UG155 March 24, 2008

Page 82
Image 82
Xilinx manual 21000BASE-X Connection to Virtex-4 MGT