Texas Instruments TMS320C64x DSP manual Video Display Signal Mapping, Usage Raw Data Display Mode

Models: TMS320C64x DSP

1 306
Download 306 pages 13.79 Kb
Page 31
Image 31

Video Port Pin Mapping

Table 1–2. Video Display Signal Mapping

 

 

 

 

Usage

 

 

 

 

 

 

Raw Data Display Mode

 

 

BT.656

Y/C Display

 

 

 

Video Port

I/O

8/10-Bit

16/20-Bit

8/10-Bit

Signal

Display Mode

Mode

Dual Sync

 

 

 

 

 

 

 

VDATA[9–0]

I/O

VDOUT[9–0]

VDOUT[9–0]

VDOUT[9–0]

VDOUT[9–0]

VDOUT[9–0]

 

 

(Out)

(Out) (Y)

(Out)

(Out)

(Out) (Ch A)

VDATA[19–10]

I/O

Not Used

VDOUT[19–10]

Not Used

VDOUT[19–10]

VDOUT[9–0]

 

 

 

(Out) (Cb/Cr)

 

(Out)

(Out) (Ch B)

VCLK1

I

VCLKIN (In)

VCLKIN (In)

VCLKIN (In)

VCLKIN (In)

VCLKIN (In)

VCLK2

I/O

VCLKOUT (Out)

VCLKOUT (Out)

VCLKOUT (Out)

VCLKOUT (Out)

VCLKOUT (Out)

VCTL1

I/O

HSYNC/HBLNK/

HSYNC/HBLNK/

HSYNC/HBLNK/

HSYNC/HBLNK/

HSYNC/HBLNK/

 

 

AVID/FLD (Out)

AVID/FLD (Out)

AVID/FLD (Out)

AVID/FLD (Out)

AVID/FLD (Out)

 

 

or HSYNC (In)

or HSYNC (In)

or HSYNC (In)

or HSYNC (In)

or HSYNC (In)

VCTL2

I/O

VSYNC/VBLNK/

VSYNC/VBLNK/

VSYNC/VBLNK/

VSYNC/VBLNK/

VSYNC/VBLNK/

 

 

CSYNC/FLD (Out)

CSYNC/FLD (Out)

CSYNC/FLD (Out)

CSYNC/FLD (Out)

CSYNC/FLD (Out)

 

 

or VSYNC (In)

or VSYNC (In)

or VSYNC (In)

or VSYNC (In)

or VSYNC (In)

VCTL3

I/O

CBLNK/FLD (Out)

CBLNK/FLD (Out)

CBLNK/FLD (Out)

CBLNK/FLD (Out)

CBLNK/FLD (Out)

 

 

or FLD (In)

or FLD (In)

or FLD (In)

or FLD (In)

or FLD (In)

 

 

 

 

 

 

 

1-14

Overview

SPRU629

Page 31
Image 31
Texas Instruments TMS320C64x DSP manual Video Display Signal Mapping, Usage Raw Data Display Mode