System Architecture

Table 2-6. Pin & Signal Descriptions for the PXA255 Processor (Sheet 4 of 9)

Pin Name

Type

Signal Descriptions

Reset State

Sleep State

 

 

 

 

 

 

 

LCD display data. (output) Transfers pixel information

 

 

L_DD[13]/

ICOCZ

from the LCD Controller to the external LCD panel.

Pulled High -

Note [3]

GPIO[71]

3.6864 MHz clock. (output) Output from 3.6864 MHz

Note[1]

 

 

 

 

oscillator.

 

 

 

 

 

 

 

L_DD[14]/

 

LCD display data. (output) Transfers pixel information

Pulled High -

 

ICOCZ

from the LCD Controller to the external LCD panel.

Note [3]

GPIO[72]

Note[1]

 

32 kHz clock. (output) Output from the 32 kHz oscillator.

 

 

 

 

 

 

 

 

 

 

 

 

LCD display data. (output) Transfers pixel information

 

 

L_DD[15]/

ICOCZ

from the LCD Controller to the external LCD panel.

Pulled High -

Note [3]

GPIO[73]

Memory Controller grant. (output) Notifies an external

Note[1]

 

 

 

 

device it has been granted the system bus.

 

 

 

 

 

 

 

L FCLK/

ICOCZ

LCD frame clock. (output) Indicates the start of a new

Pulled High -

Note [3]

GPIO[74]

frame. Also referred to as Vsync.

Note[1]

 

 

 

 

 

 

 

L LCLK/

ICOCZ

LCD line clock. (output) Indicates the start of a new line.

Pulled High -

Note [3]

GPIO[75]

Also referred to as Hsync.

Note[1]

 

 

 

 

 

 

 

L PCLK/

ICOCZ

LCD pixel clock. (output) Clocks valid pixel data into the

Pulled High -

Note [3]

GPIO[76]

LCD’s line shift buffer.

Note[1]

 

 

 

 

 

 

 

L BIAS/

 

AC bias drive. (output) Notifies the panel to change the

Pulled High -

 

ICOCZ

polarity for some passive LCD panel. For TFT panels,

Note [3]

GPIO[77]

Note[1]

 

this signal indicates valid pixel data.

 

 

 

 

 

Full Function UART Pins

 

 

 

FFRXD/

ICOCZ

Full Function UART Receive. (input)

Pulled High -

Note [3]

MMC chip select 0. (output) Chip select 0 for the MMC

GPIO[34]

Note[1]

 

Controller.

 

 

 

 

 

 

 

 

 

 

FFTXD/

ICOCZ

Full Function UART Transmit. (output)

Pulled High -

Note [3]

MMC chip select 1. (output) Chip select 1 for the MMC

GPIO[39]

Note[1]

 

Controller.

 

 

 

 

 

 

 

 

 

 

FFCTS/

ICOCZ

Full Function UART Clear-to-Send. (input)

Pulled High -

Note [3]

GPIO[35]

Note[1]

 

 

 

 

 

 

 

 

FFDCD/

ICOCZ

Full Function UART Data-Carrier-Detect. (input)

Pulled High -

Note [3]

GPIO[36]

Note[1]

 

 

 

 

 

 

 

 

FFDSR/

ICOCZ

Full Function UART Data-Set-Ready. (input)

Pulled High -

Note [3]

GPIO[37]

Note[1]

 

 

 

 

 

 

 

 

FFRI/

ICOCZ

Full Function UART Ring Indicator. (input)

Pulled High -

Note [3]

GPIO[38]

Note[1]

 

 

 

 

 

 

 

 

FFDTR/

ICOCZ

Full Function UART Data-Terminal-Ready. (output)

Pulled High -

Note [3]

GPIO[40]

Note[1]

 

 

 

 

 

 

 

 

FFRTS/

ICOCZ

Full Function UART Request-to-Send. (output)

Pulled High -

Note [3]

GPIO[41]

Note[1]

 

 

 

Bluetooth UART Pins

 

 

 

BTRXD/

ICOCZ

Bluetooth UART Receive. (input)

Pulled High -

Note [3]

GPIO[42]

Note[1]

 

 

 

 

 

 

 

 

BTTXD/

ICOCZ

Bluetooth UART Transmit. (output)

Pulled High -

Note [3]

GPIO[43]

Note[1]

 

 

 

 

 

 

 

 

2-12

Intel® PXA255 Processor Developer’s Manual

Page 42
Image 42
Intel manual Pin & Signal Descriptions for the PXA255 Processor Sheet 4