Intel PXA255 manual Mmcclkrt Register Mmcclkrt, Mmcstat Bit Definitions Sheet 2

Models: PXA255

1 600
Download 600 pages 33.14 Kb
Page 528
Image 528

MultiMediaCard Controller

Table 15-6. MMC_STAT Bit Definitions (Sheet 2 of 2)

Physical Address

MMC_STAT Register

MultiMediaCard Controller

0x4110_0004

 

 

Bit

31

30

29

28

27

26

25

24

23

22

21

20

19

18

17

16

15

14

13

12

11

10

9

8

7

6

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

5

4

3

2

1

0

 

TOKEN

 

 

 

 

reserved

END_CMD_RES

PRG_DONE

DATA_TRAN_DONE

reserved

CLK_EN

RECV_FIFO_FULL

XMIT_FIFO_EMPTY

RES CRC ERR SPI READ ERROR_ CRC READ ERROR CRC WRITE ERROR TIME OUT RESPONSE READ TIME OUT

Reset

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

1

 

 

Bits

 

 

Name

 

 

 

 

 

 

 

 

 

 

 

Description

 

 

 

 

 

 

 

8

 

 

CLK_EN

 

Clock Enabled

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

0 – MMC clock is off

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1 – MMC clock is on

 

 

 

 

 

 

 

 

 

 

 

 

 

 

7

 

RECV_FIFO_

Receive FIFO Full

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

FULL

 

0 – Receive FIFO is not full

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1 – Receive FIFO is full

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

6

 

XMIT_FIFO_E Transmit FIFO Empty

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

MPTY

 

0 – Transmit FIFO is not empty

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1 – Transmit FIFO is empty

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

5RES_CRC_E Response CRC Error

RR 0 – No error on the response CRC

1 – CRC error occurred on the response

 

SPI_READ_E SPI Read Error Token

4

RROR_TOKE

0 – SPI data error token has not been received

 

N

1 – SPI data error token has been received

3

CRC_READ_

CRC Read Error

ERROR

0 – No error on received data

 

1 – CRC error occurred on received data

 

 

2

CRC_WRITE_ CRC Write Error

ERROR

0 – No error on transmission of data

 

1 – Card observed erroneous transmission of data

 

 

1

TIME_OUT_R

Time Out Response

ESPONSE

0 – Card response has not timed out

 

1 – Card response timed out

 

 

0

READ_TIME_

Read Time Out

OUT

0 – Card read data has not timed out

 

1 – Card read data timed out

 

 

0

0

0

0

0

0

15.5.3MMC_CLKRT Register (MMC_CLKRT)

MMC_CLKRT, shown in Table 15-7, specifies the frequency division of the MMC bus clock. The software is responsible for setting this register.

The software can only write this register after the clock is turned off and the software has received an interrupt that indicates the clock is turned off.

15-24

Intel® PXA255 Processor Developer’s Manual

Page 528
Image 528
Intel PXA255 manual Mmcclkrt Register Mmcclkrt, Mmcstat Bit Definitions Sheet 2