AC’97 Controller Unit

Figure 13-10. Mic-in Receive-Only Operation

Processor/DMA

Read

0x0000 MCDR Register

31

16 15

0

RxFIFO

Read

Receive

Data

RxEntry15

Mic-in Receive FIFO

RxEntry3

RxEntry2

RxEntry1

RxEntry0

150

13.8.3.12Modem-Out Control Register (MOCR)

This is a read/write register. Ignore reads from reserved bits. Write zeros to reserved bits.

Table 13-18. MOCR Bit Definitions

Physical Address

MOCR Register

AC’97

4050_0100

 

 

Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4

reserved

3

2

1

0

FEIE

 

reserved

 

 

 

 

 

 

 

Reset

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

0

 

 

Bits

 

 

Name

 

 

 

 

 

 

 

 

 

 

 

Description

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

31:4

 

 

 

 

reserved

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

FIFO Error Interrupt Enable (FEIE)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

This bit controls whether the occurrence of a transmit FIFO error will cause an interrupt or

 

 

 

3

 

 

FEIE

 

not.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

0 = No interrupt will occur even if bit 4 in the MOSR is set

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1 = An interrupt will occur if bit 4 in the MOSR is set.

 

 

 

 

 

 

 

 

 

 

 

 

2:0

 

 

 

 

reserved

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

13.8.3.13Modem-In Control Register (MICR)

This is a read/write register. Ignore reads from reserved bits. Write zeros to reserved bits.

Intel® PXA255 Processor Developer’s Manual

13-29

Page 481
Image 481
Intel PXA255 manual Modem-Out Control Register Mocr, Modem-In Control Register Micr, Mocr Bit Definitions, Mocr Register