7-44

SR Write to SR Status Bit Update

7-26

7-45

DOVF Update to SR Read or Write

7-27

7-46

DOVF Update grouped with Move-like SR updates

7-27

7-47

Status Bit Update with SR Read

7-28

7-48

Nested Loops with the Same LA

7-28

7-49

Nested Loops with Ordered Index

7-29

7-50

Nested DOENn/DOENSHn Instructions

7-29

7-51

DOENn instruction following DOENSHn Instruction

7-30

7-52

LOOPEND between DOEN and LOOPEND

7-30

7-53

Changing a loop type

7-30

7-54

Instructions at the End of Long Loops

7-31

7-55

LCn Write at the End of Long Loop n

7-31

7-56

Instructions in Short Loops

7-32

7-57

Short Loop LA at the End of a Long Loop

7-32

7-58

LCn Write to SKIPLS Instruction

7-33

7-59

LCn Write at the End of Long Loop n

7-33

7-60

LCn Write at the Start of Short Loop n

7-34

7-61

LCn Write to CONT/D Instruction

7-34

7-62

SAn Write at the End of Long Loop n

7-35

7-63

SAn Write to CONT/D Instruction

7-35

7-64

LCn Read at the Start of Short Loop n

7-35

7-65

COF Destination to Loop Delay Slots

7-36

7-66

COF Instructions at LA-2 of a Long Loop

7-36

7-67

Bc/Jc at SA-1 of a Short Loop

7-36

7-68

Bc/Jc at LA-3 of a Long Loop

7-37

7-69

Loop COF Destination in the Same Loop

7-38

7-70

Loop COF at End of Nested Long Loops

7-39

7-71

Subroutine Call to End of Loops

7-39

7-72

Delayed COF at LA-3 of a Long Loop

7-40

7-73

Delayed COF at SA-1 of a Short Loop

7-40

7-74

SR Read to LA of Any Long Loop

7-40

7-75

SR Read to SA of Any Short Loop

7-40

7-76

Enabling Short and Long Loops

7-41

7-77

Bn, Mn Write to AGU Use

7-41

7-78

Multiple Memory Writes to the Same Location

7-42

7-79

Pre-Calculated Memory Accesses to the Same Location

7-42

7-80

Memory Write to Stack in a Return Delay Slot

7-42

SC140 DSP Core Reference Manual

xxi

Page 21
Image 21
Freescale Semiconductor specifications SC140 DSP Core Reference Manual Xxi