VSL

Status and Conditions that Affect Instruction

Register Address

Bit Name

Description

MCTL[31:0]

AM3–AM0

Address modification bits for R0–R7.

SR[8]

VF0

Viterbi flag 0 set by MAX2VIT D4,D2.

SR[9]

VF1

Viterbi flag 1 set by MAX2VIT D4,D2.

SR[10]

VF2

Viterbi flag 2 set by MAX2VIT D0,D6.

SR[11]

VF3

Viterbi flag 3 set by MAX2VIT D0,D6.

EMR[16]

BEM

Set if big endian mode, cleared if little endian mode.

Status and Conditions Changed by Instruction

None.

Example

vsl.2w d1:d3,(r0)+n0

Register/Memory Address

MCTL

SR

D1

D3

N0

R0

$0060

$0062

Before

$0000 0000

$00e4 0000

$00 2A62 EA79

$00 5437 9EAC

$0000 0002

$0000 0060

After (Little Endian)

$0000 0068

$D4F2

$D4F3

After (Big Endian)

$0000 0068

$D4F3

$D4F2

A-424

SC140 DSP Core Reference Manual

Page 738
Image 738
Freescale Semiconductor SC140 specifications Vsl.2w d1d3,r0+n0, After Little Endian, After Big Endian