MOVE.4W

move.4w d0:d1:d2:d3,(r0)

Register/Memory Address

MCTL

R0

L0:D0

L1:D1

L2:D2

L3:D3

$0050

$0052

$0054

$0056

Before

$0000 0000

$0000 0050

$0:$00 0000 1FEC

$0:$00 0000 2354

$0:$00 0000 38C0

$0:$00 0000 4151

After

$1FEC

$2354

$38C0

$4151

Instruction Formats and Opcodes

Instruction

Words Cycles Type Opcode

MOVE.4W

(EA),Da:Db:Dc:Dd

1

11

2

MOVE.4W

Da:Db:Dc:Dd,(EA)

 

 

 

158 70

1 1 0 0 1 k 0 w 0 0 M M M R R R

Note 1: When the form (Rn + N0) is used in EA, the cycle count is increased by 1.

Instruction Fields

w

Read/Write Notation

0 write

1 read

Da:Db:Dc:Dd

k

Data Register Quad

0 D0:D1:D2:D3

1 D4:D5:D6:D7

Note: This instruction can specify D8-D15 as operands by using a prefix. In such a case, all the registers in the group will be high registers.

EA

MMM

 

 

Effective Address Notation

 

 

 

000

(Rn+N0)

010

(Rn)

100

(Rn)+N0

110

(Rn)+N2

 

 

 

 

 

 

 

 

 

 

001

(Rn)–

011

(Rn)+

101

(Rn)+N1

111

(Rn)+N3

 

 

 

 

 

 

 

 

 

Rn

RRR

 

 

Address Register

 

 

 

 

 

 

 

 

 

 

 

 

 

000

R0

010

R2

100

R4

110

R6

 

 

 

 

 

 

 

 

 

 

001

R1

011

R3

101

R5

111

R7

 

 

 

 

 

 

 

 

Note:

This instruction

can specify R8-R15 as operands by using a high register prefix.

 

SC140 DSP Core Reference Manual

A-263

Page 577
Image 577
Freescale Semiconductor SC140 specifications Move.4w d0d1d2d3,r0, Read/Write Notation