7-7

Duplicate Stack Pointer Destinations

. 7-9

7-8

Duplicate Register Destinations

7-10

7-9

Duplicate SR/EMR Register Destinations

7-10

7-10

Duplicate Status Bit Destinations

7-10

7-11

Dual Stack Pointer Destination Exception

7-10

7-12

Mutually Exclusive Register Destination Exception

7-11

7-13

Mutually Exclusive Status Bit Destination Exception

7-11

7-14

Multiple C, S and DOVF Status Bit Destination Exception

7-11

7-15

DALU Register Use Exceeds Four Times

7-11

7-16

VLES Extension Words Exceed Two

7-12

7-17

Two-Word Instructions Exceed Two

7-12

7-18

VLES Has Mutually Exclusive Instructions

7-13

7-19

RTE Uses Both AAU

7-13

7-20

Data Source Use of Nn and Mn Registers

7-14

7-21

IFc Having Two Subgroups

7-14

7-22

IFA Subgroup Must Be Last Instructions

7-14

7-23

Core AGU instructions on same VLES as ISAP instructions

7-15

7-24

ISAP instructions in same IFc group

7-15

7-25

MCTL Write to R0-R7 Use

7-16

7-26

Rn, Nn, Mn Write to AGU Use

7-17

7-27

Rn or Nn Write to MOVE-like Use

7-18

7-28

LCn Write to MOVE-like Use

7-18

7-29

NMID Update to EMR Read

7-19

7-30

Instructions in a Delay Slot

7-19

7-31

Instructions in a RTED Delay Slot

7-20

7-32

RTE/D with SR Updates

7-20

7-33

PC Read in a Return Delay Slot

7-21

7-34

SR Write with a Subroutine Call

7-21

7-35

SR Write in BSRD or JSRD Delay Slot

7-21

7-36

SP Use in Return Delay Slots

7-21

7-37

SR Read in a CONTD Delay Slot

7-22

7-38

EMR Use in Return Delay Slots

7-22

7-39

T Bit Update to IFT/IFF AGU Use

7-22

7-40

T Bit Update by ISAP and COF

7-23

7-41

T Bit Update by ISAP and MOVET/MOVEF

7-23

7-42

T Bit Update by ISAP and IFT/IFF

7-23

7-43

SR Write to SR Status Bit Use

7-25

xx

SC140 DSP Core Reference Manual

Page 20
Image 20
Freescale Semiconductor specifications SC140 DSP Core Reference Manual