MAX2VIT

Status and Conditions Changed by Instruction

Register Address

Bit Name

Description

SR[8]

VF0

Updated by MAX2VIT D4,D2 and MAX2VIT D12,D10.

SR[9]

VF1

Updated by MAX2VIT D4,D2 and MAX2VIT D12,D10.

SR[10]

VF2

Updated by MAX2VIT D0,D6 and MAX2VIT D8,D14.

SR[11]

VF3

Updated by MAX2VIT D0,D6 and MAX2VIT D8,D14.

Ln

L

Clears the Ln bit in the destination register.

Example

max2vit d4,d2

Register/Memory Address

D4

D2

SR

Before

$00 0643 1023

$00 0564 1F22

$00E4 0000

After

$00 0643 1F22

$00E4 0100

Instruction Formats and Opcodes

Instruction

Words Cycles Type

Opcode

MAX2VIT

D4,D2

1

1

2

MAX2VIT

D0,D6

1

1

2

15

 

 

 

 

 

 

8

7

 

 

 

 

 

 

0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1

1

0

1

0

1

0

0

0

1

0

1

1

0

0

0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

15

 

 

 

 

 

 

8

7

 

 

 

 

 

 

0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1

1

0

1

0

1

0

0

0

1

0

1

1

0

0

1

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Note: This instruction can specify D12, D10, D8, and D14 instead of D4, D2, D0, and D6 by using a prefix.

A-250

SC140 DSP Core Reference Manual

Page 564
Image 564
Freescale Semiconductor SC140 specifications Status and Conditions Changed by Instruction, Max2vit d4,d2