www.ti.com
SRIO Registers
5.8Block n Enable Status Register (BLKn_EN_STAT)
There are nine of these registers, one for each of nine logical blocks in the peripheral. The registers and the blocks they support are listed in Table 48. The general form for a block n enable status register (BLKn_EN_STAT) is shown in Figure 69 and described in Table 49. For additional programming information, see Section 2.3.10.
Table 48. Block n Enable Status Registers and the Associated Blocks
Register | Address Offset | Associated Block |
BLK0_EN_STAT | 003Ch | Logical block 0: the set of |
|
| peripheral |
BLK1_EN_STAT | 0044h | Logical block 1: the Load/Store module (the four LSUs and supporting logic) |
BLK2_EN_STAT | 004Ch | Logical block 2: the memory access unit (MAU) |
BLK3_EN_STAT | 0054h | Logical block 3: the message transmit unit (TXU) |
BLK4_EN_STAT | 005Ch | Logical block 4: the message receive unit (RXU). |
BLK5_EN_STAT | 0064h | Logical block 5: SRIO port 0 |
BLK6_EN_STAT | 006Ch | Logical block 6: SRIO port 1. |
BLK7_EN_STAT | 0074h | Logical block 7: SRIO port 2. |
BLK8_EN_STAT | 007Ch | Logical block 8: SRIO port 3. |
Figure 69. Block n Enable Status Register (BLKn_EN)
31 | 1 | 0 |
Reserved |
| EN_STAT |
| ||
LEGEND: R/W = Read/Write; R = Read only; |
|
|
Table 49. Block n Enable Status Register (BLKn_EN_STAT) Field Descriptions
Bit | Field | Value | Description |
Reserved | 0 | These | |
0 | EN_STAT |
| Block n enable status |
|
| 0 | Logical block n is reset with its clock off. |
|
| 1 | Logical block n is enabled with its clock running. |
120 | Serial RapidIO (SRIO) | SPRUE13A |