www.ti.com
Overview
Figure 3. Serial RapidIO Device to Device Interface Diagrams
1xDevice
TD[0]
TD[0]
RD[0]
RD[0]
1xDevice
RD[0]
RD[0]
TD[0]
TD[0]
SerialRapidIO1xDeviceto1xDeviceInterfaceDiagram
4xDevice
4xDevice
SerialRapidIO4xDeviceto4xDeviceInterfaceDiagram
1.2RapidIO Feature Support in SRIO
Features Supported in SRIO Peripheral:
∙RapidIO Interconnect Specification V1.2 compliance, Errata 1.2
∙Physical Layer 1x/4x
∙4x Serial RapidIO with
∙Integrated clock recovery with TI SERDES
∙Hardware error handling including Cyclic Redundancy Code (CRC)
∙Differential CML signaling supporting AC coupling
∙Support for 1.25, 2.5, and 3.125 Gbps rates
∙
∙Read, write, write with response, streaming write, outgoing Atomic, and maintenance operations
∙Generates interrupts to the CPU (Doorbell packets and internal scheduling)
∙Support for
∙Support for receiving
∙Support for generating
∙Support for the following data sizes: byte,
∙Big endian data transfers
∙Direct I/O transfers
∙Message passing transfers
∙Data payloads of up to 256 bytes
∙Single messages consisting of up to 16 packets
∙Elastic storage FIFOs for clock domain handoff
∙Short run and long run compliance
∙Support for Error Management Extensions
∙Support for Congestion Control Extensions
∙Support for one
SPRUE13A | Serial RapidIO (SRIO) | 19 |