www.ti.com

SRIO Functional Description

Figure 8. SRIO Component Block Diagram

DMA bus

Load/Store

 

Memory

 

units￿(LSUs)

TXU

access￿unit

RXU

TX￿direct￿I/O

Messaging

(MAU)

Messaging

Maintenance

 

RX￿direct￿I/O

 

 

 

 

4.5￿KB TX

 

4.5￿KB￿RX

Queue

shared

 

shared

 

handle

buffer

 

buffer

 

 

 

TX￿buffering

 

 

Logical

 

32￿x￿276B

 

Transaction

 

 

layer

8￿buffers￿per￿1X￿port￿-￿all￿priorities

 

mapping

 

buffers

32￿buffers￿per￿4X￿port￿-￿8￿per￿priority

 

 

 

 

 

 

 

 

 

UDI

Port￿0

Port￿1

Port￿2

Port￿3

Physical

 

 

 

 

8￿x￿276 TX

8￿x￿276 TX

8￿x￿276 TX

8￿x￿276 TX

layer

buffers

8￿x￿276￿RX

8￿x￿276￿RX

8￿x￿276￿RX

8￿x￿276￿RX

 

4x￿mode

 

 

 

 

data￿path

 

 

 

 

SERDES￿0

SERDES￿1

SERDES￿2

SERDES￿3

 

 

 

 

 

SERDES

 

 

 

 

differential

 

 

 

 

signals

SPRUE13A –September 2006

Serial RapidIO (SRIO)

27

Submit Documentation Feedback

Page 27
Image 27
Texas Instruments TMS320TCI648x manual Srio Component Block Diagram