
www.ti.com
SRIO Functional Description
Figure 8. SRIO Component Block Diagram
DMA bus
Load/Store |
| Memory |
|
units(LSUs) | TXU | accessunit | RXU |
TXdirectI/O | Messaging | (MAU) | Messaging |
Maintenance |
| RXdirectI/O |
|
|
|
| |
4.5KB TX |
| 4.5KBRX | Queue |
shared |
| shared | |
| handle | ||
buffer |
| buffer | |
|
|
| TXbuffering |
|
| Logical | |
| 32x276B |
| Transaction | ||
|
| layer | |||
| mapping | ||||
| buffers | ||||
|
| ||||
|
|
| |||
|
|
|
| UDI | |
Port0 | Port1 | Port2 | Port3 | Physical | |
|
|
|
| ||
8x276 TX | 8x276 TX | 8x276 TX | 8x276 TX | layer | |
buffers | |||||
8x276RX | 8x276RX | 8x276RX | 8x276RX | ||
| |||||
4xmode |
|
|
|
| |
datapath |
|
|
|
| |
SERDES0 | SERDES1 | SERDES2 | SERDES3 |
| |
|
|
|
| SERDES | |
|
|
|
| differential | |
|
|
|
| signals |
SPRUE13A | Serial RapidIO (SRIO) | 27 |