www.ti.com
SRIO Registers
5.19 RX CPPI Interrupt Clear Register (RX_CPPI_ICCR)
This register is used to clear bits in RX_CPPI_ICSR to acknowledge interrupts from the RX buffer descriptor queues. The RX CPPI interrupt clear register (RX_CPPI_ICCR) is shown in Figure 80 and described in Table 70. For additional programming information, see Section 4.3.2.
Figure 80. RX CPPI Interrupt Condition Clear Register (RX_CPPI_ICCR) - Address Offset 0248h
31 |
|
|
|
|
|
|
|
|
|
|
|
|
|
| 16 |
|
|
|
|
|
|
| Reserved |
|
|
|
|
|
|
| |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ICC15 | ICC14 | ICC13 | ICC12 | ICC11 | ICC10 | ICC9 | ICC8 | ICC7 | ICC6 | ICC5 | ICC4 | ICC3 | ICC2 | ICC1 | ICC0 |
LEGEND: R = Read only; W = Write only;
Table 70. RX CPPI Interrupt Condition Clear Register (RX_CPPI_ICCR) Field Descriptions
Bit | Field | Value | Description |
Reserved | 0 | These | |
ICCx |
| RX CPPI interrupt clear | |
| (x = 15 to 0) | 0 | No effect |
|
| ||
|
| 1 | Clear bit x of RX_CPPI_ICSR. |
SPRUE13A | Serial RapidIO (SRIO) | 135 |