High Performance Two Port 10/100 Managed Ethernet Switch with
Datasheet
14.2.5.6Port x 1588 Clock
| Offset: | Port 1: | 114h | Size: | 32 bits |
| |
|
| Port 2: 134h |
|
|
|
| |
|
| Port 0: 154h |
|
|
|
| |
|
|
|
|
|
|
| |
BITS |
| DESCRIPTION |
|
| TYPE | DEFAULT | |
|
|
|
|
|
|
|
|
31:0 | Timestamp Low (TS_LO) |
|
|
|
| RO | 00000000h |
| This field contains the low |
|
|
| |||
| transmission of a 1588 Sync or Delay_Req packet. |
|
|
| |||
|
|
|
|
|
|
|
|
Note: The selection between Sync or Delay_Req packets is based on the corresponding master/slave bit in the 1588 Configuration Register (1588_CONFIG).
Note: There are multiple instantiations of this register, one for each port of the LAN9312. Refer to Section 14.2.5 for additional information.
Note: For Port 0(Host MAC), receive is defined as data from the switch fabric, while transmit is to the switch fabric.
Revision 1.4 | 206 | SMSC LAN9312 |
| DATASHEET |
|