ARM R4F Configuration signals, Table A-2shows the processor configuration signals, Information

Models: R4F r1p3 R4

1 456
Download 456 pages 40.06 Kb
Page 417
Image 417

Processor Signal Descriptions

A.3 Configuration signals

Table A-2shows the processor configuration signals.

 

 

 

 

Table A-2 Configuration signals

 

 

 

 

Signal

Direction

Clocking

Description

 

 

 

 

VINITHI

Input

Tie-off,

Reset V-bit value. When HIGH indicates HIVECS mode at reset.

 

 

Reset

See c1, System Control Register on page 4-35for more

 

 

 

information.

 

 

 

 

CFGEE

Input

Tie-off,

Reset EE-bit value. When HIGH indicates the implementation

 

 

Reset

uses BE-8 mode for exceptions at reset. See c1, System Control

 

 

 

Register on page 4-35for more information.

 

 

 

 

CFGIE

Input

Tie-off,

Instruction side endianness, reflected in the IE-bit. When HIGH

 

 

Reset

indicates that big endian instruction fetch is used. See c1, System

 

 

 

Control Register on page 4-35for more information.

 

 

 

 

INITRAMA

Input

Tie-off,

Reset value of ATCM enable bit. When HIGH indicates

 

 

Reset

Tightly-Coupled Memory A, ATCM, enabled at reset. See c9,

 

 

 

ATCM Region Register on page 4-58for more information.

 

 

 

 

INITRAMB

Input

Tie-off,

Reset value of BTCM bit. When HIGH indicates

 

 

Reset

Tightly-Coupled Memory B, BTCM, enabled at reset. See c9,

 

 

 

BTCM Region Register on page 4-57for more information.

 

 

 

 

LOCZRAMA

Input

Tie-off,

When HIGH indicates ATCM initial base address is zero and

 

 

Reset

BTCM base address is implementation-defined.

 

 

 

When LOW indicates BTCM initial base address is zero and

 

 

 

ATCM base address is implementation-defined.

 

 

 

 

TEINIT

Input

Tie-off,

Reset TE-bit value. Determines exception handling state at reset.

 

 

Reset

When set to:

 

 

 

0 = ARM

 

 

 

1 = Thumb.

 

 

 

See c1, System Control Register on page 4-35for more

 

 

 

information.

 

 

 

 

CFGATCMSZ[3:0]

Input

Tie-off

Selects the ATCM size. The encodings for the TCM sizes are:

 

 

 

b0000 = 0KB

 

 

 

b0011

= 4KB

 

 

 

b0100 = 8KB

 

 

 

b0101

= 16KB

 

 

 

b0110

= 32KB

 

 

 

b0111 = 64KB

 

 

 

b1000

= 128KB

 

 

 

b1001

= 256KB

 

 

 

b1010

= 512KB

 

 

 

b1011

= 1MB

 

 

 

b1100

= 2MB

 

 

 

b1101

= 4MB

 

 

 

b1110 = 8MB.

ARM DDI 0363E

Copyright © 2009 ARM Limited. All rights reserved.

A-4

ID013010

Non-Confidential, Unrestricted Access

 

Page 417
Image 417
ARM R4F, r1p3 manual Table A-2shows the processor configuration signals, Table A-2 Configuration signals, Information