Programming Model

 

Table 17-27. IALR Field Descriptions

 

 

 

 

Bits

Name

Description

 

 

 

 

 

31–0

IADDR2

The lower 32 bits of the 64-bit hash table used in the address

 

 

 

recognition process for receive frames with a unicast

 

 

 

address. Bit 31 of IADDR2 contains hash index bit 31. Bit 0

 

 

 

of IADDR2 contains hash index bit 0.

 

 

 

 

 

17.5.4.16 Descriptor Group Upper Address (GAUR)

The GAUR is written by the user. This register contains the upper 32 bits of the 64-bit hash table used in the address recognition process for receive frames with a multicast address. This register must be initialized by the user.

Field

Reset

R/W

Field

Reset

R/W Address

31

16

GADDR1

Uninitialized

R/W

15

0

GADDR1

Uninitialized

R/W

IPSBAR + 0x1120

Figure 17-19. Descriptor Group Upper Address Register (GAUR)

Table 17-28. GAUR Field Descriptions

Bits

Name

Description

 

 

 

31–0

GADDR1

The GADDR1 register contains the upper 32 bits of the 64-bit

 

 

hash table used in the address recognition process for

 

 

receive frames with a multicast address. Bit 31 of GADDR1

 

 

contains hash index bit 63. Bit 0 of GADDR1 contains hash

 

 

index bit 32.

 

 

 

17.5.4.17 Descriptor Group Lower Address (GALR)

The GALR register is written by the user. This register contains the lower 32 bits of the 64-bit hash table used in the address recognition process for receive frames with a multicast address. This register must be initialized by the user.

MOTOROLA

Chapter 17. Fast Ethernet Controller (FEC)

17-39

Page 395
Image 395
Motorola MCF5281 Descriptor Group Upper Address Gaur, Descriptor Group Lower Address Galr, Ialr Field Descriptions, GADDR1