Block Diagram

External edge trigger and gated trigger

Periodic/interval timer, within QADC module (queues 1 and 2)

Software command

Single scan or continuous scan of queues

64 result registers

Output data readable in three formats:

Right-justified unsigned

Left-justified signed

Left-justified unsigned

Unused analog channels can be used as discrete input/output pins.

27.2 Block Diagram

External

MUX Address

External

Triggers

 

8 Analog Channels

 

 

 

Analog Power

(18 with External MUXing)

 

 

 

Inputs

 

 

 

 

 

 

 

 

 

 

 

 

 

Reference

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Inputs

 

 

 

Analog Input MUX

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

and Digital

 

 

 

 

 

 

 

 

Signal Functions

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Digital Control

64-Entry Queue

of 10-bit

Conversion

Command Words

(CCWs)

10-bit

Analog-to-Digital

Converter

64-Entry Table

of 10-bit

Results

IPBUS Interface

10-bit to 16-bit Result Alignment

Figure 27-1. QADC Block Diagram

27-2

MCF5282 User’s Manual

MOTOROLA

Page 586
Image 586
Motorola MCF5282, MCF5281 user manual Qadc Block Diagram