Memory Map/Register Definition

Field

Reset

R/W: Address

Field

Reset

R/W: Address

Field

Reset

R/W: Address

7

6

5

4

3

2

1

0

CLRn6

CLRn5

CLRn4

CLRn3

CLRn2

CLRn1

CLRn0

 

 

 

 

 

 

 

 

 

 

 

0000_0000

 

 

 

 

 

 

 

 

 

 

 

R

 

 

 

R/W

 

 

 

 

 

 

 

 

 

 

 

IPSBAR + 0x10_0049 (CLRQS)

Figure 26-15. Port Clear Output Data Register (7-bit)

7

6

5

4

3

2

1

0

 

CLRn5

CLRn4

CLRn3

 

CLRn2

CLRn1

CLRn0

 

 

 

 

 

 

 

 

 

 

 

 

0000_0000

 

 

 

 

 

 

 

 

 

 

 

 

 

 

R

 

 

 

R/W

 

 

 

 

 

 

 

 

 

 

 

IPSBAR + 0x10_0048 (CLRAS), 0x10_004A (CLRSD)

Figure 26-16. Port Clear Output Data Registers (6-bit)

7

4

3

2

1

0

 

 

CLRn3

CLRn2

 

CLRn1

CLRn0

 

 

 

 

 

 

 

 

 

 

0000_0000

 

 

 

 

 

 

 

 

 

 

 

 

R

 

 

 

 

R/W

 

 

 

 

 

 

 

 

 

IPSBAR + 0x10_004B (CLRTC), 0x10_004C (CLRTD), 0x10_004D (CLRUA)

Figure 26-17. Port Clear Output Data Registers (4-bit)

CLRn register bits are described in Table 26-6.

Table 26-6. CLRn (8-bit,7-bit, 6-bit, and 4-bit) Field Descriptions

Register

Bits

Name

Description

 

 

 

 

8-bit

7–0

CLRnx

Port n clear output data register bits.

 

 

 

1 Never returned for reads; no effect for writes

7-bit

6–0

 

 

0 Always returned for reads; clears corresponding PORTn bit

 

 

 

6-bit

5–0

 

for writes

 

 

 

 

 

 

4-bit

3–0

 

 

 

 

 

 

7-bit

7

Reserved, should be cleared.

 

 

 

 

6-bit

7–6

 

 

 

 

 

 

4-bit

7–4

 

 

 

 

 

 

MOTOROLA

Chapter 26. General Purpose I/O Module

26-13

Page 571
Image 571
Motorola MCF5281, MCF5282 CLRn register bits are described in Table, CLRn 8-bit,7-bit, 6-bit, and 4-bit Field Descriptions