Misaligned Operands

Figure 13-17shows a line burst write with one wait-state insertion.

CLKOUT

A[31:0]

R/W, TIP

SIZ[1:0]

TS CSn, OE, BSn

D[31:0]

TA

S0 S1 S2 S3

WS

S4 S5

WS

S6 S7

WS

S8 S9

WS

S10S11

Write

 

 

Write

 

Write

 

Write

 

Figure 13-17. Line Write Burst (3-2-2-2) with One Wait State

 

Figure 13-18shows a burst-inhibited line write. The external device executes a basic write cycle while determining that a line is being transferred. The external device uses fast termination to end each subsequent transfer.

CLKOUT

A[31:0]

R/W, TIP

SIZ[1:0]

TS

CSn OE, BSn

D[31:0]

TA

S0

S1

S2

S3

S4

S5 S0

S1

S4

S5

S0

S1

S4

S5

S0

S1

S4

S5

 

 

A[3:2] = 00

 

A[3:2] = 01

 

A[3:2] = 10

 

A[3:2] = 11

 

 

Line

 

 

 

 

 

 

Longword

 

 

 

 

 

 

 

Write

 

 

 

Write

 

 

Write

 

 

Write

 

 

Basic

 

 

Fast

 

 

Fast

 

 

Fast

 

Figure 13-18. Line Write Burst-Inhibited

13.5 Misaligned Operands

Because operands can reside at any byte boundary, unlike opcodes, they are allowed to be misaligned. A byte operand is properly aligned at any address, a word operand is

13-14

MCF5282 User’s Manual

MOTOROLA

Page 278
Image 278
Motorola MCF5282, MCF5281 user manual Misaligned Operands, 17shows a line burst write with one wait-state insertion