Motorola MCF5281, MCF5282 user manual Control Registers, Qadc Control Register 0 QACR0

Models: MCF5282 MCF5281

1 816
Download 816 pages 28.97 Kb
Page 595
Image 595

Register Descriptions

NOTE

Use caution when mixing digital and analog inputs. They should be isolated as much as possible. Rise and fall times should be as large as possible to minimize ac coupling effects.

Field

Reset

R/W: Address

7

6

5

4

3

2

1

0

 

 

DDQA4

 

DDQA3

DDQA1

 

DDQA0

 

 

 

 

 

 

 

 

 

 

 

 

0000_0000

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

R

 

 

R/W

R

 

R/W

 

 

 

 

 

 

 

 

 

 

 

 

IPSBAR + 0x19_0008

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Figure 27-6. QADC Port QA Data Direction Register (DDRQA)

Field

Reset

R/W Address

7

6

5

4

3

2

1

0

 

 

 

 

DDQB3

DDQB2

DDQB1

DDQB0

 

 

 

 

 

 

 

 

 

 

 

 

 

0000_0000

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

R

 

 

 

IPSBAR + 0x19_0009

Figure 27-7. Port QB Data Direction Register (DDRQB)

27.6.5 Control Registers

This subsection describes the QADC control registers.

27.6.5.1QADC Control Register 0 (QACR0)

QACR0 establishes the QADC sampling clock (QCLK) with prescaler parameter fields and defines whether external multiplexing is enabled. Typically, these bits are written once when the QADC is initialized and not changed thereafter. The bits in this register are read anytime, write anytime (except during stop mode).

MOTOROLA

Chapter 27. Queued Analog-to-Digital Converter (QADC)

27-11

Page 595
Image 595
Motorola MCF5281 Control Registers, Qadc Control Register 0 QACR0, This subsection describes the Qadc control registers