Motorola MCF5282, MCF5281 24.5.1 I2C Address Register I2ADR, 2describes I2ADR fields, Adr

Models: MCF5282 MCF5281

1 816
Download 816 pages 28.97 Kb
Page 516
Image 516

Programming Model

24.5 Programming Model

Table 24-1lists the configuration registers used in the I2C interface.

Table 24-1. I2C Interface Memory Map

IPSBAR

[31:24]

[23:16]

[15:8]

[7:0]

Offset

 

 

 

 

 

 

 

 

 

0x300

I2C Address Register (I2ADR) [p. 24-6]

 

Reserved

 

0x304

I2C Frequency Divider Register (I2FDR) [p. 24-7]

 

Reserved

 

0x308

I2C Control Register (I2CR) [p. 24-8]

 

Reserved

 

0x30C

I2C Status Register (I2SR) [p. 24-9]

 

Reserved

 

0x310

I2C Data I/O Register (I2DR) [p. 24-10]

 

Reserved

 

24.5.1 I2C Address Register (I2ADR)

The I2ADR holds the address the I2C responds to when addressed as a slave. Note that it is not the address sent on the bus during the address transfer.

Field

Reset

R/W

Address

7

1

0

ADR

 

 

 

 

0000_0000

R/W

IPSBAR + 0x300

Figure 24-5. I2C Address Register (I2ADR)

Table 24-2describes I2ADR fields.

 

 

Table 24-2. I2ADR Field Descriptions

 

 

 

Bits

Name

Description

 

 

 

7–1

ADR

Slave address. Contains the specific slave address to be used by the I2C module. Slave mode is the default I2C

 

 

mode for an address match on the bus.

 

 

 

0

Reserved, should be cleared.

 

 

 

24-6

MCF5282 User’s Manual

MOTOROLA

Page 516
Image 516
Motorola MCF5282, MCF5281 24.5.1 I2C Address Register I2ADR, 2describes I2ADR fields, I2C Interface Memory Map, Adr