Block Diagram

In halted mode with the WCR[HALTED] bit set, watchdog timer module operation stops. In halted mode with the WCR[HALTED] bit cleared, the watchdog timer continues to operate normally. When halted mode is exited, watchdog timer operation continues from the state it was in before entering halted mode, but any updates made in halted mode remain.

18.3 Block Diagram

IPBUS

System Clock

16-bit WCNTR

 

16-bit WSR

Divide by

 

Count = 0

16-bit Watchdog Counter

Reset

8192

 

 

EN

Load Counter

 

WAIT

 

 

DOZE

16-bit WMR

 

HALTED

IPBUS

Figure 18-1. Watchdog Timer Block Diagram

18.4 Signals

The watchdog timer module has no off-chip signals.

18.5 Memory Map and Registers

This subsection describes the memory map and registers for the watchdog timer. The watchdog timer has a IPSBAR offset for base address of 0x0014_0000.

18.5.1 Memory Map

Refer to Table 18-2for an overview of the watchdog memory map.

18-2

MCF5282 User’s Manual

MOTOROLA

Page 410
Image 410
Motorola MCF5282, MCF5281 user manual Signals, Watchdog timer module has no off-chip signals