INDEX

electrical characteristics absolute maximum ratings, 33-7

operating conversion specifications, 33-9operating electrical specifications, 33-7

external multiplexing, 27-31operation, 27-32options, 27-34

features, 27-1interrupts

operation, 27-75sources, 27-76

leakage, 27-75memory map, 27-7operation

continuous-scan, 27-54externally gated, 27-56externally triggered, 27-56periodic timer, 27-57software-initiated, 27-55

debug mode, 27-3disabled, 27-50low-power modes, 7-12reserved, 27-50single-scan, 27-50

externally gated, 27-52externally triggered, 27-52interval timer, 27-53software-initiated, 27-51

stop mode, 27-3overview, 27-1periodic/interval timer, 27-58QCLK generation, 27-57queue priority, 27-38,27-40registers

control 2–0 (QACRn), 27-11–27-16

conversion command word (CCW), 27-26,27-59left-justified signed result (LJSRR), 27-30left-justified unsigned result (LJURR), 27-30module configuration (QADCMCR), 27-8

port data (PORTQA and PORTQB), 27-9

port QA and QB data direction (DDRQA, DDRQB), 27-10

result word table, 27-62

right-justified unsigned result (RJURR), 27-29status 0–1 (QASRn), 27-19,27-26successive approximation (SAR), 27-37

test (QADCTEST), 27-9result coherency, 27-31stress conditions, 27-69timing diagrams

conversion in gated mode, continuous scan, 27-67conversion in gated mode, single scan, 27-66conversion timing, 27-36

conversion timing, bypass mode, 27-36

QSPI

baud rate selection, 22-6description, 22-1electrical characteristics

AC timing specifications, 33-24features, 22-1

interface, 22-2operation

low-power modes, 7-9master mode, 22-3

overview, 22-1programming

example, 22-16model, 22-9

RAM command, 22-6model, 22-4receive, 22-5transmit, 22-6

registers

address (QAR), 22-14command RAM (QCRn), 22-15data (QDR), 22-14

delay (QDLYR), 22-11interrupt (QIR), 22-13mode (QMR), 22-10wrap (QWR), 22-12

timing diagram, 33-24transfer

data, 22-8delays, 22-7length, 22-8

R

Registers cache

access control 1–0 (ACRn), 2-8,4-11control (CACR), 2-8,4-4,4-7

chip configuration module

chip configuration (CCR), 30-5chip identification (CIR), 30-8reset configuration (RCON), 30-6

chip select module address (CSARn), 12-6control (CSCRn), 12-8mask (CSMRn), 12-7

clock module

synthesizer control (SYNCR), 9-6synthesizer status (SYNSR), 9-8

ColdFire Flash module

clock divider (CFMCLKD), 6-10command (CFMCMD), 6-16configuration (CFMCR), 6-9data access (CFMDACC), 6-14

Index-10

MCF5282 User’s Manual

MOTOROLA

Page 810
Image 810
Motorola MCF5282, MCF5281 user manual Index-10