INDEX

 

 

 

port J pin assignment (PJPAR), 26-18

data (QDR), 22-14

 

 

port output data (PORTn), 26-8

 

delay (QDLYR), 22-11

 

 

port pin data/set data (PORTnP/SETn), 26-11

interrupt (QIR), 22-13

 

 

port QS pin assignment (PQSPAR), 26-21

mode (QMR), 22-10

 

 

port SD pin assignment (PSDPAR), 26-19

wrap (QWR), 22-12

 

 

port TC pin assignment (PTCPAR), 26-22

reset controller

 

 

 

port TD pin assignment (PTDPAR), 26-23

control (RCR), 28-3

 

 

port UA pin assignment (PUAPAR), 26-24

status (RSR), 28-4

 

 

I2C

 

 

 

SCM

 

 

 

address (I2ADR), 24-6

 

bus master park (MPARK), 8-12

 

control (I2CR), 24-8

 

 

core reset status (CRSR), 8-6

 

 

data I/O (I2DR), 24-10

 

core watchdog control (CWCR), 8-6

 

frequency divider (I2FDR), 24-7

 

core watchdog service (CWSR), 8-9

 

status (I2SR), 24-9

 

 

grouped

peripheral

access

control

interrupt controller

 

 

(GPACRn), 8-18

 

 

interrupt acknowledge level and priority

IPSBAR, 8-3

 

 

 

(IACKLPRn), 10-11

 

master privilege (MPR), 8-16

 

 

interrupt control (ICRnx), 10-11

(INTFRCHn,

peripheral access control (PACRn), 8-16

 

interrupt

force

high/low

RAMBAR, 2-8,2-8,5-2,8-4

 

 

INTFRCLn), 10-9

 

SDRAM controller

 

 

interrupt pending high/low (IPRHn, IPRLn), 10-6

address and control 1–0 (DACRn), 15-6

 

interrupt request level (IRLRn), 10-10

control (DCR), 15-5

 

 

mask high/low (IMRHn, n), 10-8

 

mask (DMRn), 15-8

 

 

JTAG

 

 

 

mode register

 

 

 

boundary scan, 31-6

 

 

initialization, 15-23

 

 

bypass, 31-6

 

 

 

settings, 15-18

 

 

IDCODE, 31-5

 

 

UART modules

 

 

 

instruction shift (IR), 31-5

 

auxiliary control (UACRn), 23-13

 

JTAG_CFM_CLKDIV, 31-6

 

baud rate generator (UBG1n/UBG2n), 23-14

TEST_CTRL, 31-6

 

 

clock select (UCSRn), 23-8

 

 

power management

 

 

command (UCRn), 23-9

 

 

low-power control (LPCR), 7-4

 

input port (UIPn), 23-15

 

 

low-power interrupt control (LPICR), 7-2

input port change (UIPCRn), 23-12

 

programmable interrupt timers

 

interrupt status/mask (UISRn/UIMRn), 23-13

control and status (PCSR), 19-4

 

mode 2–1 (UMRnn), 23-4–23-6

 

count (PCNTR), 19-6

 

 

output port command (UOP1n/UOP0n), 23-15

modulus (PMR), 19-5

 

 

receive buffers (URBn), 23-11

 

QADC

 

 

 

status (USRn), 23-7

 

 

control 2–0 (QACRn), 27-11–27-16

 

transmit buffers (UTBn), 23-11

 

conversion command word (CCW), 27-26,27-59

watchdog timer

 

 

 

left-justified signed (LJSRR), 27-30

 

control (WCR), 18-3

 

 

left-justified unsigned (LJURR), 27-30

count (WCNTR), 18-5

 

 

module configuration (QADCMCR), 27-8

modulus (WMR), 18-4

 

 

port data (PORTQA and PORTQB), 27-9

service (WSR), 18-5

 

 

port QA and QB data direction (DDRQA,

Remote frames, 25-12

 

 

DDRQB), 27-10

 

 

Remote loop-back, 23-26

 

 

result word table, 27-62

 

Reset controller

 

 

 

right-justified unsigned result (RJURR), 27-29

block diagram, 28-2

 

 

status 0–1 (QASRn), 27-19,27-26

 

control flow, 28-8

 

 

successive approximation (SAR), 27-37

electrical characteristics

 

 

test (QADCTEST), 27-9

 

reset and configuration override timing, 33-18

QSPI

 

 

 

features, 28-1

 

 

 

address (QAR), 22-14

 

 

low-power modes, 7-10

 

 

command RAM (QCRn), 22-15

 

memory map, 28-3

 

 

Index-12

MCF5282 User’s Manual

MOTOROLA

Page 812
Image 812
Motorola MCF5282, MCF5281 user manual Index-12