Motorola MCF5281 Watchdog Control Register WCR, bit WCR configures watchdog timer operation

Models: MCF5282 MCF5281

1 816
Download 816 pages 28.97 Kb
Page 411
Image 411

 

 

 

Memory Map and Registers

Table 18-2. Watchdog Timer Module Memory Map

 

 

 

 

 

 

IPSBAR Offset

Bits 15–8

Bits 7–0

 

Access 1

 

0x0014_0000

Watchdog Control Register (WCR)

 

S

 

 

 

 

 

 

0x0014_0002

Watchdog Modulus Register (WMR)

 

S

 

 

 

 

 

 

0x0014_0004

Watchdog Count Register (WCNTR)

 

S/U

 

 

 

 

 

 

0x0014_0006

Watchdog Service Register (WSR)

 

S/U

 

 

 

 

 

 

 

1S = CPU supervisor mode access only. S/U = CPU supervisor or user mode access. User mode accesses to supervisor only addresses have no effect and result in a cycle termination transfer error.

18.5.2Registers

The watchdog timer programming model consists of these registers:

Watchdog control register (WCR), which configures watchdog timer operation

Watchdog modulus register (WMR), which determines the timer modulus reload value

Watchdog count register (WCNTR), which provides visibility to the watchdog counter value

Watchdog service register (WSR), which requires a service sequence to prevent reset

18.5.2.1Watchdog Control Register (WCR)

The 16-bit WCR configures watchdog timer operation.

Field

Reset

R/W

Field

Reset

R/W Address

15

14

13

12

11

10

9

8

0000_0000

R

7

6

5

4

3

2

1

0

 

 

 

 

WAIT

DOZE

HALTED

EN

 

 

 

 

 

 

 

 

 

 

 

 

 

0000_1111

 

 

 

 

 

 

 

 

 

 

 

 

 

 

R

 

 

 

R/W

 

 

 

 

 

 

 

 

 

 

IPSBAR + 0x0014_0000, 0x0014_0001

Figure 18-2. Watchdog Control Register (WCR)

MOTOROLA

Chapter 18. Watchdog Timer Module

18-3

Page 411
Image 411
Motorola MCF5281, MCF5282 user manual Watchdog Control Register WCR, bit WCR configures watchdog timer operation