ILLUSTRATIONS

Figure

Title

Page

Number

Number

 

27-53

Electrical Model of an A/D Input Signal

27-73

28-1

Reset Controller Block Diagram

28-2

28-2

Reset Control Register (RCR)

28-3

28-3

Reset Status Register (RSR)

28-4

28-4

Reset Control Flow

28-9

29-1

Processor/Debug Module Interface

29-1

29-2

CLKOUT Timing

29-2

29-3

Example JMP Instruction Output on PST/DDATA

29-5

29-4

Debug Programming Model

29-6

29-5

Address Attribute Trigger Register (AATR)

29-8

29-6

Address Breakpoint Registers (ABLR, ABHR)

29-9

29-7

Configuration/Status Register (CSR)

29-10

29-8

Data Breakpoint/Mask Registers (DBR/DBMR)

29-12

29-9

Program Counter Breakpoint Register (PBR)

29-14

29-10

Program Counter Breakpoint Mask Register (PBMR)

29-14

29-11

Trigger Definition Register (TDR)

29-15

29-12

BDM Serial Interface Timing

29-18

29-13

Receive BDM Packet

29-19

29-14

Transmit BDM Packet

29-19

29-15

BDM Command Format

29-21

29-16

Command Sequence Diagram

29-22

29-17

RAREG/RDREG Command Format

29-23

29-18

RAREG/RDREG Command Sequence

29-23

29-19

WAREG/WDREG Command Format

29-24

29-20

WAREG/WDREG Command Sequence

29-24

29-21

READ Command/Result Formats

29-25

29-22

READ Command Sequence

29-25

29-23

WRITE Command Format

29-26

29-24

WRITE Command Sequence

29-27

29-25

DUMP Command/Result Formats

29-28

29-26

DUMP Command Sequence

29-29

29-27

FILL Command Format

29-30

29-28

FILL Command Sequence

29-30

29-29

GO Command Format

29-31

29-30

GO Command Sequence

29-31

29-31

NOP Command Format

29-31

29-32

NOP Command Sequence

29-31

29-33

RCREG Command/Result Formats

29-32

29-34

RCREG Command Sequence

29-33

29-35

WCREG Command/Result Formats

29-34

29-36

WCREG Command Sequence

29-35

29-37

RDMREG Command/Result Formats

29-35

29-38

RDMREG Command Sequence

29-36

 

 

 

MOTOROLA

Illustrations

xxxi

Page 31
Image 31
Motorola MCF5281, MCF5282 user manual 27-53