Motorola MCF5281, MCF5282 user manual Index-15

Models: MCF5282 MCF5281

1 816
Download 816 pages 28.97 Kb
Page 815
Image 815

 

 

 

 

 

 

 

 

 

 

INDEX

bank select

 

 

 

 

 

 

 

 

 

 

debug

(SDRAM_CS1–0), 14-21

clock enable (SCKE), 14-21

 

BDM serial port AC timing, 33-28

column address strobe

 

 

 

 

 

real-time trace AC timing, 33-28

(SCAS), 14-21

row address strobe (SRAS), 14-21

Ethernet

summary, 15-4

 

MII async input signal, 33-22

write enable

(DRAMW),

14-21

general input timing requirements, 33-11

single-chip mode, 14-17

GPIO, 33-18

TEST, 14-32

 

digital input, 26-25

UART modules

 

digital output, 26-26

clear-to-send

 

 

 

 

 

I2C

(UCTS1–0), 14-27

receive serial data input (URXD2–0), 14-27

 

input/output timing, 33-20

request-to-send (URTS1–0), 14-27

JTAG

transmit serial data output (UTXD2–0), 14-26

 

BKPT

timing, 33-27

SRAM

 

boundary scan, 33-26

cache, interaction, 4-3

 

test access port, 33-26

features, 5-1

 

test clock input timing, 33-25

initialization, 5-3

 

TRST timing, 33-26

operation

QADC

low-power modes, 7-7

 

bypass mode conversion timing, 27-36

overview, 5-1

 

conversion in external positive edge trigger

power management, 5-4

 

mode, 27-65

programming model, 5-1

 

conversion in gated mode, continuous scan, 27-67

timing diagrams

 

conversion in gated mode, single scan, 27-66

bus cycle terminated by

TA,

33-14

 

conversion timing, 27-36

bus cycle terminated by

TEA,

33-15

QSPI timing, 33-24

Stack pointer registers

reset controller

BDM accesses, 29-33

 

RSTI and configuration override timing, 33-19

overview, 2-3

SDRAM controller

supervisor, 2-7

 

read cycle, 33-16

user, 2-7

 

write cycle, 33-17

Start-of-frame (SOF), 25-14

SRAM

STOP instruction, 29-4,29-17

 

bus cycle terminated by

TA,

33-14

Stop mode, 7-6

 

bus cycle terminated by

TEA,

33-15

STRLDSR instruction, 2-32

Trace exception, 2-14

STUFFERR, 25-29

Transmit bit error (BITERR), 25-29

Subroutine call, 2-3

TRAP instruction, 2-15

Supervisor programming model, 2-5

TRAP instruction exception, 2-16

System clock

Truncation, 17-20

generation, 9-11

 

 

 

 

 

 

modes, 9-10

U

T

UART modules

block diagram, 23-1

TAP controller, 31-7

clock select registers (UCSRn), 23-8

TEST_LEAKAGE, 31-10

clock source

Time quanta clock, 25-14

 

baud rates, 23-19

Time stamp, 25-6,25-13

 

divider, 23-18

Timer overflow interrupt, 20-22

 

external, 23-20

Timers

command registers (UCRn), 23-9

DMA, see DMA timers

FIFO stack, 23-23

general purpose, see general purpose timers

initialization, 23-30

programmable interrupt, see programmable inter-

input port change (UIPCRn), 23-12

rupt timers

memory map, 23-3

watchdog, see watchdog timer, 18-2

operation

Timing diagrams

 

looping modes

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

MOTOROLA

MCF5282 User’s Manual

Index-15

Page 815
Image 815
Motorola MCF5281, MCF5282 user manual Index-15