20. Graphics Data Translation Accelerator (GDTA)
Rev.1.00 Jan. 10, 2008 Page 993 of 1658
REJ09B0261-0100
20.3.14 CL Status Register (CLSR) CLSR is in the CL register block and indicates the internal states of the CL.
161718192021222324252627282931 30
0000000000000000
⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯
⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯
BIt:
Initial value:
R/W:
01234567891011121315 14
0000000000000000
CL_CFSCL_CFF
CLSR_
EXE
⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯
RRRR⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯⎯
BIt:
Initial value:
R/W:
Bit Bit Name
Initial
Value R/W Description
31 to 4 ⎯ All 0 ⎯ Reserved
These bits are always read as 0. The write value should
always be 0.
3 CLSR_EXE 0 R CL execution state display
0: Stopped
1: Executing
2 CL_CFF 0 R CL_CF (command FIFO) status display
Indicates the state of command buffer reception.
0: Command receivable
1: Command buffer full
1, 0 CL_CFS 0 R Command pointer status display
00: CL_CF command parameter 1 setting wait state
01: CL_CF command parameter 2 setting wait state
10: CL_CF command parameter 3 setting wait state
11: CL_CF command parameter 4 setting wait state