16. Watchdog Timer and Reset (WDT)
Rev.1.00 Jan. 10, 2008 Page 775 of 1658
REJ09B0261-0100
(2) Power-On Reset Caused by PRESET Input during Normal Operation
It is necessary to ensure the PLL oscillation settling time when a power-on reset is initiated by low
level input on the PRESET pin during normal operation.
The timing of reset state indication on the STATUS[1:0] pins is asynchronous. The timing of
indicating normal operation is synchronous with the peripheral clock (Pck), and is therefore
asynchronous with the clocks input from the EXTAL pin and the CLKOUT pin.
CLKOUT
output
STATUS[1:0]
output HH (reset)HH (reset) LL (normal)LL (normal)
PLL oscillation
settling time Reset holding time
PRESET
input
EXTAL
input
CLKOUTENB
output
Figure 16.4 STATUS Output by Power-On Reset Caused by PRESET Input
during Normal Operation