12. DDR2-SDRAM Interface (DBSC2)
Rev.1.00 Jan. 10, 2008 Page 468 of 1658
REJ09B0261-0100
Table 12.4 Positions of Valid Data for Access with Burst Length of 4, when the External Data Bus Width Is Set to 16 Bits
(1) Little Endian First Access Second Access Third Access Fourth Access
Byte access
(address 8n + 0,1)
Invalid Invalid Invalid Valid
Byte access
(address 8n + 2,3)
Invalid Invalid Valid Invalid
Byte access
(address 8n + 4,5)
Invalid Valid Invalid Invalid
Byte access
(address 8n + 6,7)
Valid Invalid Invalid Invalid
Word access
(address 8n + 0)
Invalid Invalid Invalid Valid
Word access
(address 8n + 2)
Invalid Invalid Valid Invalid
Word access
(address 8n + 4)
Invalid Valid Invalid Invalid
Word access
(address 8n + 6)
Valid Invalid Invalid Invalid
Longword access
(address 8n + 0)
Invalid Invalid Valid Valid
Longword access
(address 8n + 4)
Valid Valid Invalid Invalid
Quadword access
(address 8n + 0)
Valid Valid Valid Valid