32. Electrical Characteristics

Rev.1.00 Jan. 10, 2008 Page 1588 of 1658

REJ09B0261-0100

D31 to D0
(2) 1st data: No internal wait, 2nd to 8th data: No internal wait + external wait control
Information in the first data bus cycle
D31 to D29: Access size
000: Byte
001: Word (2 bytes)
010: Longword (4 bytes)
011: Quadword (8 bytes)
1xx: Burst (32 bytes)
D25 to D0: Address
D31 to D0
(1) 1st data: One internal wait cycle, 2nd to 8th data: No waitl
Information in the first data bus cycle
D31 to D29: Access size
000: Byte
001: Word (2 bytes)
010: Longword (4 bytes)
011: Quadword (8 bytes)
1xx: Burst (32 bytes)
D25 to D0: Address
Legend:
IO: DACK device
SA: Single-address DMA transfer
DA: Dual-address DMA transfer
Note: DACK is configured as active-high.
Tm1
CLKOUT
RD/FRAME
CSn
RD/WR
RDY
BS
DACKn
(DA)
CLKOUT
RD/FRAME
CSn
RD/WR
RDY
BS
DACKn
(DA)
t
FMD
Tmd1wTmd1 Tmd2 Tmd3 Tmd4 Tmd5 Tmd6 Tmd7 Tmd8
D1
A D2 D3 D4 D5 D6 D7 D8
t
FMD
t
WDD
t
CSD
t
CSD
t
RWD
t
RDYS
t
RDYH
t
RWD
t
DACD
t
DACD
t
WDD
t
BSD
t
BSD
t
RDH
t
RDS
Tm1
t
FMD
Tmd1wTmd1 Tmd2w Tmd2 Tmd3 Tmd7Tmd8wTmd8
D1
A D3 D4 D6 D8
t
FMD
t
WDD
t
CSD
t
CSD
t
RWD
t
RDYS
t
RDYH
t
RWD
t
DACD
t
DACD
t
WDD
t
BSD
t
BSD
t
RDH
t
RDS
t
RDYS
t
RDYH
Figure 32.22 MPX Bus Cycle (Burst Read)