11. Local Bus State Controller (LBSC)

Rev.1.00 Jan. 10, 2008 Page 438 of 1658

REJ09B0261-0100

Tm1
CLKOUT
A
RD/FRAME
CSn
R/W
D31 to D0
BS
Tmd1w Tmd1 Tmd2w Tmd2 Tmd3 Tmd7 Tmd8w Tmd8
RDY
DACKn
D7 D8D2 D3D1
In this example, DACKn is active-high.
Figure 11.33 MPX Interface Timing 10 (Burst Read Cycle, IW = 0000, External Wait Control, 32-Bit Bus Width, 32-Byte Data Transfer)