10. Interrupt Controller (INTC)
Rev.1.00 Jan. 10, 2008 Page 314 of 1658
REJ09B0261-0100
10.3.4 Individual On-Chip Module Interrupt Source Registers (INT2B0 to INT2B7) INT2B0 to INT2B7 are registers that indicate more details on each interrupt source, in addition to the interrupt source that is corresponding to each module and is indicated in the interrupt source register. INT2B0 to INT2B7 are 32-bit read-only registers that are not affected by the masked state in the interrupt mask register. To mask each detailed source independently, set the interrupt mask register of the corresponding module, or the interrupt enable register.
161718192021222324252627282931 30
——
RRRRRRRRRRRRRRRR
Bit:
Initial value:
R/W:
01234567891011121315 14
——
RRRRRRRRRRRRRRRR
Bit:
Initial value:
R/W:
(1) INT2B0: Detailed Interrupt Sources for the TMU
Module Bit Name Detailed Source Description
TMU 31 to 7 Reserved
These bits are read as 0
and cannot be modified.
6 TUNI5 TMU channel 5 underflow
interrupt
5 TUNI4 TMU channel 4 underflow
interrupt
4 TUNI3 TMU channel 3 underflow
interrupt
3 TICPI2 TMU channel 2 input
capture interrupt
2 TUNI2 TMU channel 2 underflow
interrupt
1 TUNI1 TMU channel 1 underflow
interrupt
TMU interrupt sources are
indicated. This register indicates
the TMU interrupt sources even if
the mask setting for TMU is made
in the interrupt mask register.
0 TUNI0 TMU channel 0 underflow
interrupt