ESSI Programming Model

TX 1 or Flag0 Out

Flag0 In

CRB(TE1) CRB(OF0)

SSISR(IF0)

(Sync Mode)

(Sync Mode)

Sync: SCn0

TX 1, or

Flag0

Async:

RX clk

SCKn

Sync:

TX/RX clk

Async:

TX clk

FCORE

CRB(SCD0)

CRB(SCKD)

/2

 

 

 

 

 

 

 

 

CRA(WL2–0)

 

RX

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

/8, /12, /16, /24, /32

 

 

 

 

 

 

 

 

 

 

Word

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Clock

CRB(SYN) =

SCD0 = 0

0 1 2 3 4,5

 

 

 

 

 

SYN = 0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

SYN = 0

SCD0 = 1

RX Shift Register

 

 

RCLOCK

 

 

 

 

 

 

 

 

 

SYN = 1

 

 

 

 

 

 

 

 

 

TCLOCK

CRA(WL2–0)

 

TX

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Word

 

 

 

 

/8, /12, /16, /24, /32

 

 

 

 

0

1

2

3

4,5

Clock

 

 

 

 

 

 

 

Internal Bit Clock

 

 

 

 

 

 

 

 

 

TX Shift Register

 

 

 

 

 

 

Note:1. FCORE is the DSP56300 core

 

CRA(PSR)

CRA(PM7:0)

internal clock frequency.

 

/1 or /8

/1 to /256

2. ESSI internal clock range:

 

min = FOSC/4096

 

 

1

0

0

255

 

 

max = FOSC/4

 

 

 

(Opposite

 

 

3. ‘n’ in signal name is ESSI # (0 or 1)

from SSI)

 

 

 

 

 

 

 

 

Figure 7-3.ESSI Clock Generator Functional Block Diagram

RX Word

ClockCRA(DC4:0)

/1 to /32

0 31

CRB(FSL1)

CRB(FSR)

SyncTyp

 

Internal Rx Frame Sync

 

 

 

 

 

 

e

 

 

 

 

 

CRB(SCD1)

 

 

CRB(SCD1) = 1

 

 

 

 

 

 

 

 

 

SYN = 0

CRB(SYN) = 0

 

 

 

 

Receive

 

 

 

 

 

 

 

 

Receive

 

 

 

 

 

 

SCn1

Control Logic

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Sync:

 

 

 

 

 

 

 

Frame Sync

 

 

 

SCD1 = 0

 

 

 

SYN = 1

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TX 2 Flag1,

 

 

 

 

 

 

 

 

 

 

 

 

 

 

SYN = 1

 

 

 

 

 

 

 

 

 

 

 

or drive enb.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

These signals are

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Async:

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

RX F.S.

identical in sync mode.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CRB(FSL[1–0])

 

 

 

 

 

 

 

 

 

Flag1 In

TX 2, Flag1 Out, or drive enb.

 

 

 

 

CRB(FSR)

 

 

 

 

 

 

 

 

 

 

SSISR(IF1)

CRB(TE2) CRB(OF1) CRA(SSC1)

 

 

 

 

 

 

 

 

(Sync Mode)

 

(Sync Mode)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TX Word

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CRB(SCD2)

Clock

 

CRA(DC4–0)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Sync

 

Internal TX Frame Sync

 

 

 

 

 

 

 

 

 

 

 

 

/1 to /32

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

SCn2

 

 

 

 

 

 

 

 

 

 

 

 

 

Type

 

 

 

 

 

 

 

 

 

 

 

 

 

Sync:

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

0 31

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Transmit

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TX/RX F.S.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Transmit

 

 

 

 

 

 

 

 

 

 

 

 

Async:

 

 

 

 

Control Logic

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TX F.S.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Frame Sync

Figure 7-4.ESSI Frame Sync Generator Functional Block Diagram

Enhanced Synchronous Serial Interface (ESSI)

7-17

Page 215
Image 215
Motorola DSP56301 CRBTE1 CRBOF0 SSISRIF0, Crbsyn =, Rclock, Tclock, Crapsr, CRBFSL1 Crbfsr, CRBSCD2, Tx/Rx F.S, Tx F.S

DSP56301 specifications

The Motorola DSP56301 is a highly efficient digital signal processor, specifically engineered for real-time audio and speech processing applications. This DSP is part of Motorola's renowned DSP56300 family, which is recognized for its innovative features and outstanding performance in the realm of digital signal processing.

One of the main features of the DSP56301 is its ability to handle complex computations at high speeds. With a maximum clock frequency of 66 MHz, it delivers fast performance, enabling it to process audio signals in real time. The chip is built on a 24-bit architecture, which allows for high-resolution audio processing. This is particularly beneficial in applications such as telecommunications, consumer audio devices, and professional audio equipment, where precision is paramount.

The DSP56301 boasts a comprehensive instruction set that includes efficient mathematical operations, which are essential for digital filters and audio effects processing. One of the key innovations of this device is its dual data path architecture, which permits simultaneous processing of multiple data streams. This feature significantly enhances the device's throughput and responsiveness, making it suitable for demanding applications such as voice recognition and synthesis.

In terms of memory regions, the DSP56301 includes several on-chip memory categories, such as program memory, data memory, and a specialized memory for coefficients. The architecture's support for external memory expansion further increases its versatility, allowing designers to tailor systems to their specific requirements.

The DSP56301 implements advanced features such as a powerful on-chip hardware multiplier and accumulator, simplifying complex mathematical tasks and accelerating the execution of algorithms. Its flexible interrupt system enhances its capability to respond to time-sensitive operations, while the integrated serial ports facilitate efficient data communication with external devices.

Power consumption is also a vital characteristic of the DSP56301. It is designed with energy efficiency in mind, allowing for extended operation in battery-powered devices. The chip’s low power requirements are particularly advantageous in portable audio devices and other applications where energy conservation is crucial.

In conclusion, the Motorola DSP56301 is an exceptional digital signal processor that combines high processing power, flexibility, and efficiency. Its main features, advanced technologies, and robust architecture make it a top choice for developers seeking to create sophisticated audio and signal processing systems. With its enduring legacy in the industry, the DSP56301 continues to be relevant in a variety of modern applications, ensuring it remains a valuable tool for engineers and designers.