Motorola DSP56301 user manual Timer After Reset, Timer Module Block Diagram

Models: DSP56301

1 372
Download 372 pages 304 b
Page 265
Image 265

Operation

The timer mode is controlled by the TC[3–0] bits which are TCSR[7–4]. For a listing of the timer modes and descriptions of their operations, see Section 9.3, Operating Modes, on page 9-5..

GDB

24

 

 

 

 

24

24

24

24

 

TCSR

TLR

TCR

TCPR

 

Control/Status

Load

Count

Compare

 

Register

Register

Register

Register

 

9

24

24

24

 

2

 

24

 

 

Timer Control

Counter

=

 

Logic

 

 

 

 

TIO

CLK/2 Prescaler CLK

Timer interrupt/DMA request

 

Figure 9-2.Timer Module Block Diagram

9.2Operation

This section discusses the following timer basics:

ν

ν

ν

Reset

Initialization

Exceptions

9.2.1Timer After Reset

A hardware RESET signal or software RESET instruction clears the Timer Control and Status Register for each timer, thus configuring each timer as a GPIO. A timer is active only if the timer enable bit 0 (TCSR[TE]) in the specific timer TCSR is set.

Triple Timer Module

9-3

Page 265
Image 265
Motorola DSP56301 user manual Timer After Reset, Timer Module Block Diagram