Motorola DSP56301 user manual Ccmr RMA, Cccr, Chty, Cbma MSI, Cilp, Maxgnt, Maxlat

Models: DSP56301

1 372
Download 372 pages 304 b
Page 198
Image 198

HI32 Programming Model/Quick Reference

HI32 Registers—Quick Reference

Reg

 

 

Bit

 

 

 

 

Comments

Reset Type

 

 

 

 

 

 

 

 

 

 

Num

Mnemonic

Name

Val

Function

HS

PH

PS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CCMR

 

RMA

Received Master Abort

0

HI32 has not received a

cleared by

-

0

-

CSTR

29

 

 

 

master-abort event

writing 1

 

 

 

cont.

 

 

1

HI32 master, terminates a

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

transaction with master-abort

 

 

 

 

 

 

SSE

Signaled System Error

0

HI32 not asserted

 

 

cleared by

-

0

-

 

30

HSERR

 

 

 

 

1

HI32 asserted HSERR

writing 1

 

 

 

 

 

 

 

 

 

 

 

31

DPE

Detected Parity Error

0

no parity error detected

cleared by

-

0

-

 

 

 

1

parity error detected

writing 1

 

 

 

 

 

 

 

 

 

 

CRID

7-0

RID[7–0]

Revision ID

 

 

 

 

See Table6-26

-

-

-

CCCR

15-8

PI[7–0]

PCI Device Program

 

 

 

 

 

-

-

-

 

 

 

 

 

 

 

 

Interface

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

23-16

SC[7–0]

PCI Device Sub-Class

 

 

 

 

 

-

-

-

 

31-24

BC[7–0]

PCI Device Base

 

 

 

 

 

-

-

-

 

 

Class

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CLAT

15-8

LT[7–0]

Latency Timer

 

 

 

 

 

-

$00

-

CHTY

23-16

HT[7–0]

Header Type

$0

 

 

 

hardwired $0

-

-

-

CCLS

 

 

 

 

 

 

 

 

 

 

 

7–0

CLS[7–0]

Cache Line

 

Specify system cache line

 

 

0

 

 

 

 

 

 

 

 

 

 

size in units of 32-bit words

 

 

 

 

 

 

 

 

 

 

 

 

 

CBMA

0

MSI

Memory Space

0

HI32 is a memory-mapped

hardwired 0

-

-

-

 

 

Indicator

 

agent

 

 

 

 

 

 

 

 

 

 

2-1

MS[1–0]

Memory Space

$0

32 bits wide and mapping can

hardwired $0

-

-

-

 

 

 

 

be done anywhere

 

 

 

 

 

 

 

 

 

 

 

 

 

 

3

PF

Prefetch

0

HI32 data is not pre-fetchable

hardwired 0

-

-

-

 

 

 

 

(in the PCI sense)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

15-4

PM[15–4]

Memory Base Address

$00

64 Kbytes occupancy of PCI

hardwired $00

-

-

-

 

 

 

Low

 

memory space

 

 

 

 

 

31-16

PM[31–16]

Memory Base Address

 

 

 

 

 

-

$0000

-

 

 

 

High

 

 

 

 

 

 

 

 

 

23-15

GB[10–3]

UBM Base Address

 

 

 

 

 

-

$00

-

CSID

31–16

SID[15–0]

Subsystem ID

 

 

 

 

 

-

-

-

 

15–8

SVID[15–0]

Subsystem Vendor ID

 

 

 

 

 

-

-

-

CILP

7-0

IP[7–0]

Interrupt Line

 

PCI interrupt line routing

 

 

 

 

 

 

 

 

information

 

 

 

 

 

 

 

 

 

 

 

 

 

 

15-8

IL[7–0]

Interrupt Line

$01

INTA is supported

hardwired $01

 

 

 

 

23-16

MG[7–0]

MAX_GNT

$00

Min Grant

hardwired $00

 

 

 

 

31-24

ML[7–0]

MAX_LAT

$00

Max Latency

hardwired $00

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1. STRQ. MTRQ are zero in the personal software reset state.

6-80

DSP56301 User’s Manual

Page 198
Image 198
Motorola DSP56301 user manual Ccmr RMA, Cccr, Chty, Cbma MSI, Cilp, Maxgnt, Maxlat